# St. Joseph's Institute of TechnologySt. Joseph's Group of Institutions OMR, Chennai – 119 ## Department of Electronics and Communication Engineering (Accredited by NBA) ### **FACULTY DETAILS** | Staff Name: | Dr. BHUVANA B P | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Designation: | Assistant Professor | | Date of Birth: | 13.04.1990 | | Educational Qualification: | BE., ME., Ph.D | | Area of Interest: | VLSI DESIGN | | Years of Experience: | 5 Years and 3 months | | Area of Research: | Low Power VLSI Design | | No. of Students Project<br>Guided | 2 | | Publications Details: | International Journals: 1. Divyabharathi.J, Sakthi.G, Bhuvana B P, "Machine Learning Based Epileptic Seizure Detection In EEG Signals", Gradiva, Vol. 9, No. 3, 2023. 2. Harshini S A, Sharmila Devi K, Bhuvana B P, "IOT Based synergetic Approach for Poultry Management", Gradiva, Vol. 9, No. 3, 2023. 3. Bhuvana, B. P, V S Kanchana Bhaaskaran. "Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for Ultra-Low Power Applications", Microelectronics Journal, Vol. 92, 2019, pp.104601. (SCI Indexed) (Impact Factor – 1.405) 4. Bhuvana, B. P, V S Kanchana Bhaaskaran. "Design and Analysis of IPAL for Ultra Low Power CRC Architecture for Applications in IoT based Systems", AEU-International Journal of Electronics and Communications, Vol. 108, 2019, pp.127-40. (SCI Indexed) (Impact Factor – 2.924) 5. Bhuvana B P, Kanchana Bhaaskaran V S, "Analysis of FinFET based Adiabatic circuits for the design of Arithmetic Structures", Journal of Circuits, Systems and Computers, Vol. 29, No. 1, 2020, pp.2050016. (SCI Indexed) (Impact Factor – 1.363). | - **6.** Bhuvana B P, Manohar B R, Kanchana Bhaaskaran V S, "Adiabatic Logic Circuits Using FinFETs and CMOS A Review" International Journal of Engineering and Technology, Vol 8 No 2 Apr-May 2016, p-ISSN: 2319-8613. (SNIP -0.81) - **7.** Srinivasa Raghavan B., Bhuvana B.P. and Kanchana Bhaaskaran V. S., "Low Power 64-bit Carry Select Adder using modified EXNOR Block", ARPN Journal of Engineering and Applied Sciences, Vol. 10, No. 22, Dec 2015, ISSN 1819-6608. (SNIP -0.473) - 8. Bhuvana, BP. "Reducing Mismatches in the Analog Signal by Using Levenberg-Marquardt Back Propagation Algorithm", World Applied Sciences Journal, Vol.29, No.10, 2014, pp.1320-1326. - 9. Bhuvana, B. P. "Comparison of Simple Clustering by Self-Organizing Maps Using Neural Network Clustering Tool", World Applied Sciences Journal, Vol. 29, No. 10, 2014, pp. 1261-1266. - 10. Bhuvana, B. P. "Segmentation of Brain MRI Images by Using Modified Robust Fuzzy c Means Algorithm", World Applied Sciences Journal, Vol. 29, No. 10, 2014, pp. 1327-1332. #### **International Conferences:** - 1. Gowthami V, Sneha G, Bhuvana B P, Jemima Havila Catherine A, "Handwriting Text Recognition Using Neural Network", International Conference on Computing, Circuits, Energy and Materials, 2022. - 2. Bhuvana B P, and Kanchana Bhaaskaran V S, "**Design of reversible adders using a novel reversible BKG gate**", Green Engineering and Technologies (IC-GET), 2016 Online Inter Conf on. IEEE, 2016, pp. 1-6. - 3. Bhuvana B P, Manohar B R and Kanchana Bhaaskaran V S, "**Standard Cell Characterization for Reversible Logic**", Micro-Electronics and Telecommunication Engineering (ICMETE), 2016 International Conference on. IEEE, 2016, pp. 534-538. - 4. Bhuvana, B. P., and VS Kanchana Bhaaskaran. "Quantum Cost Optimization of Reversible Adder/Subtractor Using a Novel Reversible Gate", In Innovations in Electronics and Communication Engineering, Springer Lecture Notes in Networks and Systems, Singapore, 2018, pp. 111-118. - 5. Bhuvana, B. P., and VS Kanchana Bhaaskaran. "A novel adiabatic logic for low power VLSI circuit design and power optimization using FinFET", In VLSI Design: Circuits, Systems and Applications, Springer Lecture Notes in Electrical Engineering, Singapore, 2018, pp. 117-126. - 6. Bhuvana B P and Kanchana Bhaaskaran V S, "Performance Analysis of 2N-N-2P Adiabatic Logic Circuits for Low Power Applications using FinFET" Elsevier Procedia Computer Science, 115, 2017, pp. 166-173. Bhuvana, B. P., and VS Kanchana Bhaaskaran, "Positive feedback symmetric adiabatic logic against differential power attack." 2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems (VLSID). IEEE, 2018, pp. 149-154. - 7. Jayashree K G, Lois Priscilla S, Bhuvana B P, Kanchana Bhaaskaran V S, "**Design and Analysis of FinFET based CSCPAL Low Power Adder**", In 2019 IEEE International Symposium on Smart Electronic Systems (iSES), pp. 139-144. IEEE, 2019 - 8. B P Bhuvana; V S Kanchana Bhaaskaran, "**Performance Analysis of Adder Architecture using Modified Pass transistor Adiabatic Logic Circuits**", IEEE International Conference on Smart Systems and Inventive Technology (ICSSIT), 2019, pp. 1003-1007. - 9. Bhalerao, Abhishek L., Aishwarya Mane, Kartik Pensenwar, B. P. Bhuvana, A. Anita Angeline, and VS Kanchana Bhaaskaran, "Design of energy efficient carry lookahead adder using novel CSIPGL adiabatic logic circuit." In Journal of Physics: Conference Series, vol. 1716, no. 1, p. 012033. IOP Publishing, 2020. - 7. 10. Ramkumar E, Gracin D, Rajkamal D, Bhuvana BP and V S Kanchana Bhaaskaran, "Design and Analysis of Low Power and High Speed FinFET Based Hybrid Full Adder/Subtractor Circuit (FHAS)" presented in 6th IEEE International Symposium on Smart Electronic Systems (iSES), 2020. - 1. Attended one day workshop on "**Digital VLSI Design using Industry standard EDA tools & Optimization Methodologies**" on March, 2014 in VIT University. - 2. Participated in Faculty Development Programme on "**Research Paper Writing**" on February 2014 in Bharath University, Chennai. - 3. Attended two days Research Programme on "MATLAB Based Training on neural networks in Engineering Applications" on February, 2013 in Kongu Engineering College. - 4. Attended two days workshop on "Hands on Training in LabVIEW" on May, 2012 in Sona College of Technology in association with NI Systems Pvt Ltd. - 5. Attended one day workshop on "**RF Technologies**, **Measurements and Applications**" on March, 2012 conducted by Agilent Technologies in Sona College of Technology. - 6. Participated in National Seminar on "Indigenous Nanomaterials Development for Industrial Applications (INDIA)" on February 2012 in Anna University, Chennai. - 7. Participated in two-day workshop on "**Digital system design using Cadence Tools**" on March 2016 in VIT University, Chennai. - 8. Participated in one day National Seminar on "**5G and IoT Intro, Development and Standards**" on Feb 2018 in VIT University, Chennai. - 9. Participated in 3 days Online FDP on "eSim" organized by Vellore Institute of Technology (VIT) and Teaching learning Centre of IIT Bombay 14th May 2020 to 16th May 2020. - 10. Participated in the Technical Webinar on "**Biomedical Applications of Fiber Bragg Grating Sensors**" on 18th May, 2020 organized by SRM Institute of Science and Technology, Kattankulathur. - 11. Participated in Webinar Series organized by the department of Electronics and Communication Engineering of Sri Manakula Vinayagar Engineering College from 25th to 29th May 2020. - 12. Participated in 5 day online FDP on "**Emerging Technologies in Robotics**" from 26th to 30th May 2020 in Malla Reddy Engineering College, Secunderabad, Telangana. - 13. Participated in AICTE Training And Learning (ATAL) Academy Online FDP on "**Artificial Intelligence**" from 7th Dec 2020 to 11th Dec 2020 at Sri Sairam Engineering College. ### FDP & Workshop Attended Details: - 14. Participated in the Faculty Development Program on "Insight of Analog And Digital IC Design: Industry and Research Perspective (IADICD 2020)" during 14th 19th December 2020 organized by Department of Electronics and Communication Engineering, SRM IST, Kattankulathur. - 15. Participated in 3-days online FDP "**Effective strategies to improve Mentor Mentee bonding**" organized by Easwari Engineering College, during 20th Jan 2021 to 22nd Jan 2021. - 16. Participated in ISTE Sponsored one week Faculty Development Program on "Research Opportunities in Artificial Intelligence & Machine Learning" organized by Sri Sairam Institute of Technology from 16.12.2021 to 22.12.2021. - 17. Participated in two days Faculty Development Program on "Disruptive Technologies in Communication" organized by Sri Sairam Institute of Technology in association with IEEE Broadcast Technology Society from 30.3.2022 to 31.03.2021. - 18. Participated in one One Week Faculty Development Program on "Research Avenues in Machine Learning and AI for Societal Issues" organized by National Institute of Technology Silchar, Assam during 14-18, March 2022. - 19. Participated in one One Week Faculty Development Program on "Emerging Trends in VLSI Design & Practical Approach" organized by Aditya College of Engineering during 1-6, August 2022. - 20. Participated in one One Week Workshop on "Materials and Manufacturing: Insights to Modern Technologies (MMIMT-2022)" organized by BIT Sindri, Dhanbad, Jharkhand during 1-5, August 2022. - 21. Participated in one One Week Faculty Development Program on "Smart Tools and Methodologies for Academic Research" organized by Mahatma Gandhi Institute of Technology, Hyderabad in association with Swecha during 1-5, August 2022. - 22. Participated in one One Week Workshop on "Recent Trends in Nuclear Science & Material Science" organized by Marathwada Shikshan Prasarak Mandal's Arts, Commerce And Science College Kille-Dharur, In Collaboration With Shetkari Shikshan Prasarak Mandal's Bhagwan Mahavidyalaya during 5-6, September 2022. - 23. Participated in one short term course on "Latest Trends in VLSI Devices, Circuits and Tools" organized by National Institute of Technology Delhi during 19-24, September 2022. - 24. Participated in Workshop on "Research Opportunities in Semiconductor Materials and Devices" organized by IIITDM and SRM during 19 24, October 2022. - 25. Participated in Faculty Development Program on | | "Introduction to Wireless and Cellular Communications" by NPTEL during Jun-Nov 2022. | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 26. Participated in one One Week Faculty Development Program on " <b>Recent Trends in Artificial Intelligence and Cyber security</b> " organized by Shri Vishnu College for Women: Bhimavaram during 01 – 05, November 2022. | | | 27. Participated in one One Week Faculty Development Program on " <b>Future Generation Communication and Networking</b> " organized by Jerusalem College of Engineering during 02 – 07, January 2023. | | | 28. Participated in one One Week Faculty Development Program on " <b>Innovative VLSI Physical Design using Innovus</b> " organized by SIMATS School of Engineering during 09 – 13, January 2023. | | | 29. Participated in one One Week Faculty Development Program on " <b>Data Analytics and Artificial Intelligence in Healthcare</b> " organized by Jerusalem College of Engineering during 22 – 26, May 2023. | | | 30. Participated in Faculty Development Program on "Big Data Computing" by NPTEL during Aug-Oct 2023. | | Patent | "An ANN for health monitoring systems", Indian Patent published, 2022. | | Professional<br>Membership: | International Association of Engineers (IAENG) |